- Package Options Include Plastic and Ceramic DIPs and Ceramic Flat Packages - Dependable Texas Instruments Quality and Reliability #### description These monolithic, edge-triggered J-K flip-flops feature gated inputs, direct clear and preset inputs, and complementary Q and $\overline{Q}$ outputs. Input information is transferred to the outputs on the positive edge of the clock pulse. Direct-coupled clock triggering occurs at a specific voltage level of the clock pulse, and after the clock input threshold voltage has been passed, the gated inputs are locked out. These flip-flops are ideally suited for medium-to-highspeed applications and can result in a significant saving in system power dissipation and package count where input gating is required. The SN5470 is characterized for operation over the full military temperature range of $-55^{\circ}\text{C}$ to $125^{\circ}\text{C}$ . The SN7470 is characterized for operation from $0^{\circ}\text{C}$ to $70^{\circ}\text{C}$ . **FUNCTION TABLE** | Ĺ | IN | OUT | PUTS | | | | |-----|-----|-----|------|---|------------|------------| | PRE | CLR | CLK | J | K | a | ā | | L | Н | L | X | X | Н | L | | Н | L | L | X | × | L | н | | L | L | × | X | X | L† | LT | | Н | Н | † | L | L | Φ0 | $\sigma_0$ | | Н | н | Ť | Н | L | н | L | | Н | н | † | L | Н | L | н | | Н | Н | t | н | Н | TOG | GLE | | Н | Н | L | X | X | $\sigma^0$ | σ₀ | If inputs J and K are not used, they must be grounded. Preset or clear function can occur only when the clock input is low. †This configuration is nonstable; that is, it will not persist when preset and clear inputs return to their inactive (high) level. SN5470 . . . J PACKAGE SN7470 . . . N PACKAGE (TOP VIEW) SN5470 ... W PACKAGE (TOP VIEW) NC - No internal connection #### logic symbol† <sup>&</sup>lt;sup>†</sup>This symbol is in accordance with ANSI/IEEE Std. 91-1984 and IEC Publication 617-12. Pin numbers shown are for J and N packages only. #### positive logic $$J = J1 \cdot J2 \cdot \overline{J}$$ $$K = K1 \cdot K2 \cdot \overline{K}$$ SDLS116 - DECEMBER 1983 - REVISED MARCH 1988 ### logic diagram (positive logic) **70-GATED J-K WITH CLEAR AND PRESET** ### schematics of input and outputs ## SN5470, SN7470 AND-GATED J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH PRESET AND CLEAR SDLS116 - DECEMBER 1983 - REVISED MARCH 1988 #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) | | |----------------------------------------|-----------------| | Input voltage | | | Operating free-air temperature: SN5470 | – 55°C to 125°C | | SN7470 | 0°C to 70°C | | Storage temperature range | – 65°C to 150°C | NOTE 1: All voltage values are with respect to network ground terminal. #### recommended operating conditions | | | | | SN5470 | | | | SN7470 | | | |-----------------|--------------------------------|----------------|-------------|--------|------|-----|-------|--------|------|--| | | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | | VCC | Supply voltage | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | | | VIH | High-level input voltage | 2 | | | 2 | | | V | | | | VIL | Low-level input voltage | | | 8.0 | | | 8.0 | V | | | | ЮН | High-level output current | | | - 0.4 | | | - 0.4 | mA | | | | IOL | Low-level output current | | | | 16 | | | 16 | mA | | | | Pulse duration | CLK high | 20 | | | 20 | | | | | | $t_W$ | | CLK low | 30 | | | 30 | | | ns | | | | | PRE or CLR low | 25 | | | 25 | | | | | | t <sub>su</sub> | Setup time before CLK † | 20 | | | 20 | | | ns | | | | th | Hold time-Data after CLK† | | 5 | | | 5 | | | ns | | | $T_A$ | Operating free-air temperature | | <b>– 55</b> | | 125 | 0 | | 70 | °C | | <sup>†‡</sup>The arrow indicates the edge of the clock pulse used for reference: †for the rising edge, ‡ for the falling edge. ### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | _ | | SN5470 | 1 | | Ī | | | | |----------------|------------|----------------------------------------------------|-----------------------------------------------------|--------|------------------|-------|------|------|-------|------| | | | TEST CONDITIONS <sup>†</sup> | | | TYP <sup>‡</sup> | MAX | MIN | TYP‡ | MAX | UNIT | | ViK | | V <sub>CC</sub> = MIN, | I <sub>I</sub> = - 12 mA | | | - 1.5 | | | - 1.5 | V | | Vон | | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, | V <sub>1H</sub> = 2 V,<br>I <sub>OH</sub> = -0.4 mA | 2.4 | 3.4 | | 2.4 | 3.4 | | ٧ | | VOL | | V <sub>CC</sub> = MIN,<br>V <sub>1L</sub> = 0.8 V, | V <sub>IH</sub> = 2 V,<br>I <sub>OL</sub> = 16 mA | | 0.2 | 0.4 | | 0.2 | 0.4 | V | | I <sub>4</sub> | | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 5.5 V | | | 1 | | | 1 | mA | | | PRE or CLR | | | | | 80 | | | 80 | μА | | ЧН | All other | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 2.4 V | | 40 | | | 40 | "^ | | | PRE or CLR¶ | | | | | | - 3.2 | | | -3.2 | | | IL | All other | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 0.4 V | | | - 1.6 | | | - 1.6 | mA | | loss | | V <sub>CC</sub> = MAX | | - 20 | | - 57 | - 18 | | - 57 | mA | | Icc | | V <sub>CC</sub> = MAX, | See Note 2 | | 13 | 26 | | 13 | 26 | mA | <sup>&</sup>lt;sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. $<sup>^{\</sup>ddagger}$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C. <sup>§</sup>Not more than one output should be shorted at a time. <sup>1</sup>Clear is tested with preset high and preset is tested with clear high. NOTE 2: With all outputs open, ICC is measured with the Q and Q outputs high in turn. At the time of measurement, the clock input is at 4.5 V. # SN5470, SN7470 AND-GATED J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH PRESET AND CLEAR SDLS116 - DECEMBER 1983 - REVISED MARCH 1988 ## switching characteristics, VCC = 5 V, TA = 25°C (see note 3) | PARAMETER† | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-----------------|------------------------------|------------------------------------|-----|-----|-----|------| | f <sub>max</sub> | | | | 20 | 35 | | MHz | | <sup>t</sup> PLH | PRE or CLR | Q or $\overline{\mathbb{Q}}$ | | | | 50 | ns | | tPHL | THE OF CLH | 2014 | $R_L = 400 \Omega$ , $C_L = 15 pF$ | | | 50 | ns | | tPLH | CLK | Q or Q | | | 27 | 50 | ns | | tPHL | CLK | uoru | | | 18 | 50 | ns | $<sup>^\</sup>dagger f_{max}$ = maximum clock frequency; tpLH = propagation delay time, low-to-high level output; tpHL = propagation delay time, high-to-low level output. NOTE 3: Load circuits and voltage waveforms are shown in Section 1. 11-Apr-2013 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Top-Side Markings | Samples | |------------------|----------|--------------|---------|------|---------|----------|------------------|---------------|--------------|-------------------|---------| | | (1) | | Drawing | | Qty | (2) | | (3) | | (4) | | | SN5470J | OBSOLETE | CDIP | J | 14 | | TBD | Call TI | Call TI | -55 to 125 | | | | SN7470N | OBSOLETE | PDIP | N | 14 | | TBD | Call TI | Call TI | 0 to 70 | | | | SN7470N | OBSOLETE | PDIP | N | 14 | | TBD | Call TI | Call TI | 0 to 70 | | | | SNJ5470J | OBSOLETE | CDIP | J | 14 | | TBD | Call TI | Call TI | -55 to 125 | | | | SNJ5470J | OBSOLETE | CDIP | J | 14 | | TBD | Call TI | Call TI | -55 to 125 | | | | SNJ5470W | OBSOLETE | CFP | W | 14 | | TBD | Call TI | Call TI | -55 to 125 | | | | SNJ5470W | OBSOLETE | CFP | W | 14 | | TBD | Call TI | Call TI | -55 to 125 | | | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device. ### **PACKAGE OPTION ADDENDUM** 11-Apr-2013 #### OTHER QUALIFIED VERSIONS OF SN5470, SN7470: www.ti.com • Military: SN5470 NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Military QML certified for Military and Defense Applications #### 14 LEADS SHOWN NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. # W (R-GDFP-F14) ## CERAMIC DUAL FLATPACK NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only. - E. Falls within MIL STD 1835 GDFP1-F14 # N (R-PDIP-T\*\*) ## PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u> RFID <u>www.ti-rfid.com</u> OMAP Applications Processors <a href="https://www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="https://example.com/omap">e2e.ti.com/omap</a> Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>